## Computer Organization and Architecture <u>Lab 11</u>



| Group Members<br>Name & Reg #: | Muhammad Haris Irfan<br>(FA18-BCE-090)                |
|--------------------------------|-------------------------------------------------------|
| Class                          | Computer Organization and Architecture CPE343(BCE-5B) |
| Instructor's Name              | Dr. Adeel Israr                                       |

## **Diagram**



## **Code:**

```
module get Operand (
output reg [31:0] operand1, operand2,
input [31:0] instruction, write_data,
input RegDst, clk, reset, extendopt, requrite, Alusro
reg [4:0] mun1;
wire [31:0] Alusrc, ext_out;
registerfile reg1 (clock, reset, requrite, instruction [25:21],
instruction [20:16], muz 1, write_data, operamad1, ALUSTO);
always @(*)
begin
   if (extendopt)
      extendout = { 16 {instructions[15]}, instruction[15:0]};
   else
     extendout = { 16'do, instruction [15:0]};
  if (Reg Dst)
     mux1 = instruction [15:11];
   else
     mun 1 = instruction [20:16];
  if (ALUSYC)
    operand = extend_out;
   operand 2 = ALUSYCO;
end
end mo dule
```